

# $PIC16C622A \rightarrow PIC16F628$ Migration

### **DEVICE MIGRATIONS**

This document is intended to describe the functional differences and the electrical specification differences that are present when migrating from one device to the next. Table 1 shows the considerations that must be taken into account when migrating from the PIC16C622A to the PIC16F628. Table 2 shows electrical and timing differences.

**Note:** This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.

**Note:** The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required.

## TABLE 1: PIC16C622A → PIC16F628 FUNCTIONAL DIFFERENCES

| No. | Module      | Differences from PIC16C622A  | H/W | S/W | Prog. |
|-----|-------------|------------------------------|-----|-----|-------|
| 1   | Oscillator  | ER Osc mode                  | Yes | _   | _     |
| 2   | Oscillator  | Dual Speed mode              | Yes | _   | _     |
| 3   | Oscillator  | EC Osc mode                  | Yes | _   | _     |
| 4   | Oscillator  | IntRC Osc mode               | Yes |     | _     |
| 5   | USART       | 9-bit USART                  | Yes | _   | _     |
| 6   | MCLR        | MCLR Disable                 | Yes |     | _     |
| 7   | Programming | Low Voltage Programming mode | _   | _   | Yes   |
| 8   | Memory      | RAM                          | _   | _   | Yes   |
| 9   | Memory      | EEPROM Data Memory           | _   | _   | Yes   |

Legend:

H/W - Issues may exist with regard to the application circuit.

S/W - Issues may exist with regard to the user program.

Prog. - Issues may exist with regard to programming.

## **OSCILLATOR MODULE**

#### **ER Mode**

The PIC16F628 supports the new External Resistor Oscillator mode. This mode differs from the traditional RC Oscillator mode in that only a resistor to bias current is required. Designers should verify their oscillator design for suitability in the application before use. ER Oscillator mode also supports Dual Speed mode.

#### **EC Mode**

The PIC16F628 supports the new External Clock-in mode. It is designed for usage in applications where a system clock is available. This mode provides a 1x

clock directly to the PIC16F628 core. There is no gain stage in-line. Designers should verify their oscillator design for suitability in the application before use.

## IntRC Mode www.trimmer.ru

The PIC16F628 IntRC Oscillator mode now supports Dual Speed mode also.

## **Dual Speed Mode**

The PIC16F628 supports Dual Speed mode when configured in either ER or IntRC modes. This sub-mode of operation toggles between a fixed 37 kHz frequency and the frequency set by either ER or IntRC modes.

| CONFIG Reg. bits<br>Fosc<2:0> | Description        | PCON Reg. bit<br>OSCF | Result           |  |
|-------------------------------|--------------------|-----------------------|------------------|--|
| 111                           | ER mode w/clkout   | 1                     | ER bias'ed speed |  |
| 111                           | ER mode w/clkout   | 0                     | 37 kHz           |  |
| 110                           | ER mode w/o clkout | 1                     | ER bias'ed speed |  |
| 110                           | ER mode w/o clkout | 0                     | 37 kHz           |  |
| 101                           | IntRC w/clkout     | 1                     | 4 MHz            |  |
| 101                           | IntRC w/clkout     | 0                     | 37 kHz           |  |
| 100                           | IntRC w/o clkout   | 1                     | 4 MHz            |  |
| 100                           | IntRC w/o clkout   | 0                     | 37 kHz           |  |

## **USART MODULE**

## 9-bit USART

The PIC16F628 USART now supports 9-bit mode. This mode is useful in multi-processor communications. When bits RX9 and ADEN in register RCSTA are set, multi-processor communication is enabled. The 9th bit is used to indicate whether address or data is being transmitted by the Master.

## **MCLR MODULE**

The  $\overline{\text{MCLR}}$  pin can be disabled on the PIC16F628 if LVP is disabled. If LVP is enabled, then  $\overline{\text{MCLR}}$  is always enabled, regardless of the state of the  $\overline{\text{MCLR}}$  is disable fuse. When the  $\overline{\text{MCLR}}$  is disabled, the pin becomes RA5 and is an input only pin. VPP can still be applied to this pin to initiate programming. All  $\overline{\text{MCLR}}$  is disabled.

## **MEMORY ORGANIZATION MODULE**

## **RAM**

The PIC16F628 has 224 bytes of data RAM while the PIC16C622A has 128 bytes.

### **EEPROM Data**

The PIC16F628 has 128 bytes of EEPROM data memory.

### PROGRAMMING MODULE

### Low Voltage Programming Mode

The PIC16F628 supports Low Voltage Programming mode. When the LVP bit of the configuration word is asserted, placing a '1' on the RB4/PGM pin will instruct the part to enter Low Voltage Programming mode.

- Note 1: While in this mode, the RB4 pin can no longer be used as a general purpose I/O pin.
  - 2: VDD must be 5.0V ±10% during erase/ program operations while in Low Voltage Programming mode.

TABLE 2: PIC16C622A → PIC16F628 ELECTRICAL SPECIFICATION DIFFERENCES

| Parm. | Sym.   | Characteristic                                 | PIC16C622A<br>Data Sheet |                |                | PIC16F628<br>Data Sheet |                |                | Units          | Conditions                                                                                                        |
|-------|--------|------------------------------------------------|--------------------------|----------------|----------------|-------------------------|----------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------|
| NO.   |        |                                                | Min                      | Тур†           | Max            | Min                     | Typ†           | Max            |                |                                                                                                                   |
| D010  | IDD    | Supply Current (Note 1)                        | _<br>_                   | 1.0            | 1.2            | 1 1                     | 1 1            | 0.7<br>2.0     | mA<br>mA       | FOSC = 4 MHz, VDD = 3.0V, WDT<br>Disabled, XT Osc mode<br>FOSC = 10 MHz, VDD = 3.0V,<br>WDT Disabled, HS Osc mode |
| D023  | ΔIWDT  |                                                | _                        | 6.0<br>—<br>30 | 10<br>12<br>60 |                         | 6.0<br>—<br>30 | 20<br>25<br>50 | μΑ<br>μΑ<br>μΑ | VDD = 4.0V<br>(125°)<br>VDD = 4.0V                                                                                |
|       | ΔIVREF | each Comparator (Note 3) VREF Current (Note 3) | _                        | 80             | 135            |                         |                | 135            | μΑ             | VDD = 4.0V                                                                                                        |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.
- **Note 1:** The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

- 2: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.
- **3:** The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 4: Commercial temperature range only.
- 5: Includes EE static current. Does not include EE reads or writes.

TABLE 3: PIC16LC622A → PIC16LF628 ELECTRICAL SPECIFICATION DIFFERENCES

| Parm. | Sym.           | Characteristic           | PIC16LC622A<br>Data Sheet |      |     | PIC16LF628<br>Data Sheet |      |     | Units | Conditions                                             |
|-------|----------------|--------------------------|---------------------------|------|-----|--------------------------|------|-----|-------|--------------------------------------------------------|
| NO.   |                |                          | Min                       | Тур† | Max | Min                      | Typ† | Max |       |                                                        |
| D010  | IDD            | Supply Current (Note 1)  | _                         | _    | 1.1 | _                        |      | 0.6 | mA    | FOSC = 4 MHz, VDD = 2.5V,<br>WDT Disabled, XT Osc mode |
| D023  | $\Delta l$ WDT | WDT Current (Note 3)     | _                         | _    | _   |                          | 6.0  | 15  | μΑ    | VDD = 3.0V                                             |
|       |                |                          | _                         | 6.0  | 10  | _                        | _    | _   | μΑ    | VDD = 4.0V                                             |
|       |                |                          | _                         | _    | 12  | _                        | _    | _   | μΑ    | (125°)                                                 |
|       | $\Delta$ ICOMP | Comparator Current for   |                           |      |     |                          |      |     |       |                                                        |
|       |                | each Comparator (Note 3) | _                         | _    | _   | _                        | 30   | 50  | μΑ    | VDD = 3.0V                                             |
|       |                |                          | _                         | 30   | 60  | _                        | _    | _   | μΑ    | VDD = 4.0V                                             |
|       | $\Delta$ IVREF | VREF Current (Note 3)    | _                         |      |     |                          | _    | 135 | μΑ    | VDD = 3.0V                                             |
|       |                |                          | _                         | 80   | 135 | _                        |      | _   | μΑ    | VDD = 4.0V                                             |

- \* These parameters are characterized but not tested.
- † Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.
- **Note 1:** The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature, also have an impact on the current consumption.

The test conditions for all IDD measurements in active operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

- 2: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSs.
- 3: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.
- 4: Includes EE static current. Does not include EE reads or writes.

## Note the following details of the code protection feature on PICmicro® MCUs.

- The PICmicro family meets the specifications contained in the Microchip Data Sheet.
- Microchip believes that its family of PICmicro microcontrollers is one of the most secure products of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the PICmicro microcontroller in a manner outside the operating specifications contained in the data sheet.
   The person doing so may be engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable".
- Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our product.

If you have any further questions about this matter, please contact the local sales office nearest to you.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, FilterLab, KEELOQ, microID, MPLAB, PIC, PICmicro, PICMASTER, PICSTART, PRO MATE, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

dsPIC, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, MXDEV, PICC, PICDEM, PICDEM.net, rfPIC, Select Mode and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. www.trimmer.ru

Serialized Quick Term Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2002, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.





Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELO® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

© 2002 Microchip Technology Inc.